Total No. of Printed Pages:4

# F.E. Semester-II (Revised Course 2007-08) **EXAMINATION OCTOBER 2020 Basic Electronics Engineering**

| [Duration : Two Hours]                                                                                                                                                                                                                                                                                                                                | [Total Marks :60       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| <ul> <li>Instructions:- 1) Answer THREE FULL QUESTIONS with ONE THREE MODULES.</li> <li>2) Make suitable assumption, if required.</li> </ul>                                                                                                                                                                                                          | E QUESTION from ANY    |
| Module I                                                                                                                                                                                                                                                                                                                                              |                        |
| Q1. a) Explain the formation of the depletion region in a pn diode.                                                                                                                                                                                                                                                                                   | (4)                    |
| b) Plot the V – D characteristics of a pn junction diode and defin from the curve. How does reverse satination cement vary with ter                                                                                                                                                                                                                   |                        |
| c) Briefly explain the concept of transition and diffusion capacitand<br>pn diode and draw the relevant graph illustrating how there capa<br>the applied bias.                                                                                                                                                                                        |                        |
| d) Discuss the Zener breakdown mechanism. What the effect it<br>temperature on zener breakdown voltage?                                                                                                                                                                                                                                               | is of increased in (5) |
| Q2 a) Determine the current I for the given configuration.                                                                                                                                                                                                                                                                                            | (2)                    |
| <ul> <li>b) A voltage v=7.1 sinwt is applied across each half of the second centre tapped full wave rectifier. Assuming ideal diodes, if the resecondary winding is 1.5Ω and the load resistance is 1K Ω, determing the DC voltage</li> <li>ii) DC voltage</li> <li>iii) Peak and DC current</li> <li>iii) DC power delivered to the load.</li> </ul> | sistance of the half   |
| 2 c) Discuss the effect of resistance and capacitance values chos waveform of a C-filter.                                                                                                                                                                                                                                                             | sen on the output (2)  |

d) For the given zener diode network, find  $V_L$ ,  $V_R$  and  $I_Z$ 

2





- e) Draw and explain the circuit of a negative clipper with output waveform.
- (2)
- f) Determine the output waveform for the following clamper circuit assuming ideal diode and large RC time constant.
- (4)



- 2 g) Draw the circuit diagram and waveforms of a halfwave Voltage Doubler
- (3)

### Module - II

- Q3 a) When the emitter current of a transistor is changed by 1mA, its collector current changes by 0.995 mA. Calculate
  - i) Its common base current gain ∝
  - ii) Its common emitter current gain  $\beta$ .

- (4)
- b) Draw the laboratory (circuit) setup of a CB pnp transistor and explain how the static output characteristics are plotted. Find the output resistance from the curves.
- (8)

3 c) Explain how a CE transistor can be used as an amplifier.

- (6)
- 3 d) Identify and label the limits of operation on the output characteristics of a CE amplifier

a) Find the Q-point (IC<sub>Q</sub> and VCE<sub>Q</sub>) for the give si transistor where  $\beta = 100$ 





4 b) What is the need for bias stabilization? Define Stability Factor S. Which bias circuit has the highest 'S' factor? Derive it.

(8)

4 c) With the help of a sketch, define the time intervals of a pulse waveform encountered in a switching transistor.

(6)

### Module - III

Q5. a) With the help of a neat diagram, explain the operation of a n- channel JFET. Show the internal depletion region and explain their shapes.

(8)

b) For fired bias Configuration given below. Determine  $V_{DS}$ ,  $V_{GG}$  and  $V_{GSQ}$  by using graphical approach:

Given:  $V_D = 9V$ ,  $I_{DSS} = 8mA$ ,  $V_P = -4V$ 



**(7)** 

c) Explain why JFET is called a voltage controlled device? A p-Channel JFET has device parameter of  $I_{DSS} = 6 \text{ mA}$  and  $V_P = +6V$  and  $V_P = +6V$ . Sketch transfer characteristics.

**(5)** 

Q6. a) Determine I<sub>DO</sub>, V<sub>GSO</sub> and V<sub>DS</sub> for the Circuit shown below:





- b) Differentiate between the following:
  - i) BJT and JFET

Q8.

ii) DMOSFET and EMOSFET

(4)

- c) If gate to source voltage is n-channel DMOSFET is made more positive, does drain Current increase beyond  $I_{DSS}$  or it decrease? Justify your answer with reason.
- (4)

d) Explain with the help of a diagram the basic CMOS operation.

# (4)

#### Module - IV

Q7. a) Explain various steps involved in fabrication of Monalithic ICs.

(10)

b) Draw and explain the internal block diagram of OPAMP.

(6)

c) Explain Nyguist criterion. What is its significance?

(4)

a) Explain dark current with respect to photodiode.

(4)

- b) Explain the application of photo conductive cell in a voltage regulator.
- (5)
- c) Describe the behaviour of SCR using the 2 transistor equivalent circuit.
- (6)

d) How is internal synchronization is achieved in CRO?

(5)